J. Singh’s research while affiliated with Indian Institute of Information Technology Design and Manufacturing Jabalpur and other places

What is this page?


This page lists works of an author who doesn't have a ResearchGate profile or hasn't added the works to their profile yet. It is automatically generated from public (personal) data to further our legitimate goal of comprehensive and accurate scientific recordkeeping. If you are this author and want this page removed, please let us know.

Publications (1)


Robust SRAM designs and analysis
  • Book
  • Full-text available

January 2012

·

5,810 Reads

·

40 Citations

J. Singh

·

·

This book provides a guide to Static Random Access Memory (SRAM) bitcell design and analysis to meet the nano-regime challenges for CMOS devices and emerging devices, such as Tunnel FETs. Since process variability is an ongoing challenge in large memory arrays, this book highlights the most popular SRAM bitcell topologies (benchmark circuits) that mitigate variability, along with exhaustive analysis. Experimental simulation setups are also included, which cover nano-regime challenges such as process variation, leakage and NBTI for SRAM design and analysis. Emphasis is placed throughout the book on the various trade-offs for achieving a best SRAM bitcell design. Provides a complete and concise introduction to SRAM bitcell design and analysis, Offers techniques to face nano-regime challenges such as process variation, leakage and NBTI for SRAM design and analysis, Includes simulation set-ups for extracting different design metrics for CMOS technology and emerging devices, Emphasizes different trade-offs for achieving the best possible SRAM bitcell design.

Download

Citations (1)


... The performance of mobile devices is directly dependent on the technology and voltage scaling as most of the chip area is occupied by SRAM cells (Jawar Singh et al., 2013). It leads to reduced power consumption at the cost of increased leakage and read/write access time. ...

Reference:

SCHMITT TRIGGER BASED NVSRAM CELL FOR LOW POWER MOBILE SYSTEMS
Robust SRAM designs and analysis