Research Article
An Interpolated Flying-Adder-Based Frequency Synthesizer

Pao-Lung Chen and Chun-Chien Tsai

Department of Computer and Communication Engineering, National Kaoshiung First University of Science and Technology, No. 2, Jhuoyue Road, Nanzih District, Kaohsiung City 811, Taiwan

Correspondence should be addressed to Pao-Lung Chen, plchen@nkfust.edu.tw

Received 8 June 2011; Revised 25 August 2011; Accepted 25 August 2011

Academic Editor: Jae-Yoon Sim

Copyright © 2011 P.-L. Chen and C.-C. Tsai. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

This work presents an interpolated flying-adder- (FA-) based frequency synthesizer. The architecture of an interpolated FA, which uses an interpolated multiplexer (MUX) to replace the multiplexer in conventional flying adder, improves the cycle-to-cycle jitter and root-mean-square (RMS) jitter performance. A multiphase all-digital phase-locked loop (ADPLL) provides steady reference signals for the interpolated flying adder. This paper reveals implementation skills of a multiphase ADPLL, as well as an interpolated flying adder. In addition, analytical details of the jitter performance are derived. A test chip for the proposed interpolated FA-based frequency synthesizer was fabricated in a standard 0.18 μm CMOS technology, and the core area was 0.143 mm². The output frequency had a range of 33 MHz ∼ 286 MHz at 1.8 V with peak-to-peak (P-P) jitter 215.2 ps at 286 MHz/1.8 V.

1. Introduction

The frequency synthesizer is a key component for numerous systems to generate a desired frequency for frequency conversion in digital communication or in system on chip (SoC) for signal synchronization [1]. Conventional approaches in [2–4] have utilized phase-locked loop (PLL) to generate different high-frequency outputs with a low-frequency crystal clock by setting the frequency control word that is widely used in the industry. While PLL provides flexible frequency synthesis, the loop parameters, such as damping factor and loop bandwidth, must be adjusted to minimize jitter and to ensure that each output frequency and frequency control word is stable. The loop bandwidth should be approximately 1/20 of the reference frequency. To reduce cost and enhance loop stability, an all-digital PLL (ADPLL) in [5] utilized a digital loop filter with a seven-cycle lock time. However, the output frequency range is less than 100 MHz. With a fractional-N synthesis technique [6], finer frequency control can be achieved. But the system typically has a narrow bandwidth that has tight control on loop parameters.

Direct digital synthesis (DDS) in [7] uses memory and logic to generate the desired output frequency. It normally consists of a phase accumulator, an ROM lookup table and a linear digital-to-analog converter (DAC). The performance of a DAC is the bottleneck of this technique. In recent years, flying-adder frequency synthesis has provided a new way of generating frequency on chip [8–16]. The flying-adder-based frequency synthesizer solves problem that cannot be dealt easily with conventional PLL-based or DDS-based frequency synthesizer. The flying-adder frequency synthesizer is also called a direct digital period synthesizer (DDPS) in [17]. The flying-adder-based frequency synthesizer has been applied in many commercial chips such as the triple DAC graphics digitizer, digital speaker, LCD monitors, HDTV chips, and NTSC video decoders [11–13].

The basic structure of a flying adder is shown in Figure 1. The structure consists of an N equally spaced phases, a multiplexer (MUX), a D flip-flop (DFF), and an n-bit accumulator. The n-bit accumulator is composed of an n-bit adder and an n-bit register. The n-bit register is divided into the integer (Int) and fractional (Fract) parts. The frequency control word (FREQ) is inputted to the flying adder. The Fract is used for accumulating the fractional part. The multiplexer selects one of the input signals from the N equally spaced phases according to Int value. The output signal from the multiplexer triggers a D flip-flop. The function of D flip-flop is similar to a frequency divider.
by-2 circuit. Meanwhile, the \( n \)-bit register for the MUX address is updated. Let us assume that \( \text{FREQ} \) is a 10-bit frequency control word with 5 bits for Int and 5 bits for Fract, respectively. The timing resolution of a 32 equally spaced phases with “\( \Delta \)” is 0.2 ns. If a 769 MHz (1.3 ns) signal is the desired output, then the \( \text{FREQ}[9:0] \) can be calculated as follows:

\[
\text{FREQ}[9:0] \cdot 2 \cdot 0.2 \text{ ns} = 1.3 \text{ ns}. 
\]

The \( \text{FREQ}[9:0] \) is equal to 3.25 = 00011.01000b. As illustrated in this numerical example, the clock cycle at that particular time is 0.2 ns (i.e., \( \Delta \)) longer than a normal cycle whenever the value of fractional part is propagated to the integer part. This is called the cycle prolong in a flying-adder frequency synthesizer.

To explain clearly the cycle prolong of the flying-adder-based frequency synthesizer of [8], we assume that the \( \text{FREQ} = \text{Int} + \text{Fract} = 3.25 \) as in (1). The Int part is equal to 3, and the fractional part is 0.25.

The numerical operation of Figure 1’s flying adder is illustrated in Figure 2. Let us assume that the phase resolution of \( N \) equally spaced signals is \( \Delta \). Whenever there is a rising edge from the MUX output, the value in the accumulator is accumulated with \( \text{FREQ} \). The values of the accumulator are 3.25, 6.5, 9.75, and 13. The values of Fract part are 0.25, 0.5, 0.75, and 0. The generated trigger intervals are \( 3\Delta, 3\Delta, 3\Delta, \) and \( 4\Delta \). The trigger interval between \( 3\Delta \) and \( 4\Delta \) is \( \Delta \) because the accumulation of Fract part is propagated into the Int part. Therefore, the cycle-to-cycle jitter is \( \Delta \) when the cycle is prolonged, as indicated in [8, 11, 14, 15]. The poor cycle-to-cycle jitter degrades the output clock’s performance. Reference [11] solved the prolonged cycle using a post divider. However, the generated frequency is divided down. We propose an interpolated flying-adder structure to reduce jitter which is caused by the cycle prolong.

The rest of this paper is arranged as follows: Section 2 describes the proposed interpolated flying adder. The implementation of a frequency synthesizer using an interpolated flying adder is described in Section 3. In Section 4, the jitter analysis of proposed interpolated flying adder is provided. The experimental result is in Section 5. Finally, Section 6 presents a summary and conclusions.

2. Proposed Interpolated Flying Adder

We propose an interpolated flying-adder structure, which can reduce the cycle-to-cycle jitter to one-half, to solve the cycle prolong. The interpolated flying-adder structure is an improvement of [9] two path’s flying-adder structure. The two-path flying adder is interlocked through two AND gates and XOR/XNOR gates between path A and path B as shown in Figure 3.
The two AND gates and the feedback self-clocking of the registers ensure that at any given time, there is only one path switched on and one path switched off. The two-path flying-adder makes the 32 VCO ticks look like 64 ticks [19]. utilized an all-digital PLL with delay chain for generation of the 32 VCO ticks for two-path flying-adder frequency synthesizer. A cell-based implementation of two-path flying adder with dual resolution is indicated in [20]. However, the problem of cycle prolong is still unsolved in both one-path and two-path flying adders. Figure 4 is the block diagram of proposed interpolated flying adder. We modify the original two-path flying-adder structure. A digital interpolator is applied to interpolate the output from path A and path B. Both paths are simultaneously switched on in interpolated flying adder which is different from the two-path operation.

Path A is similar to path B. However, the difference is the bit width of accumulator. The input signal of Reg. A is the integer (Int) part of accumulator. The value of Reg. B is accumulated with the value in Reg. A and input phase control. The phase control is used to control the phase relationship between path A and path B. The output signals of path A and path B are interpolated by an interpolator. The interpolator receives two signals, path A_out and path B_out, to produce third output signal, CLKOUT. The rising edge of the out signal is in the midpoint of path A_out and path B_out as illustrated in Figure 5.

When $FREQ = 3.25$ is the same as in Figure 2 for the flying adder of [8], the PHASE = 3 is equal to the integer part of $FREQ$. Figure 6 shows the numerical operation of the proposed interpolated flying adder. The Int part value of the accumulator is stored in Reg. A. The Reg. A’s value will be accumulated with phase into Reg. B triggered by the output MUX B. The output of path A and path B will be interpolated at the output of interpolator. Then the interpolated intervals are $3\Delta$, $3\Delta$, $3.5\Delta$, and $3.5\Delta$, as calculated in Figure 6. The trigger interval between $3\Delta$ and $3.5\Delta$ is $0.5\Delta$. Therefore, the cycle-to-cycle jitter of the proposed interpolated flying adder is improved 50% as compared with the flying adder in Figure 2.

3. Implementation of Interpolated Flying-Adder-Based Frequency Synthesizer

The interpolated flying-adder-based frequency synthesizer consists of two subsystems: one is the multiphase all-digital phase lock loop (ADPLL) to generate 32 equally spaced phases; the second subsystem is the interpolated flying-adder as described in Figure 4.

The operation of the system is based on the $FREQ < 28 : 0 >$ which is similar to [8]. The $FREQ < 28 : 0 >$ is the input frequency control word. The 5 MSB bits are used directly for selecting the MUX 32 inputs. The 24 LSB bits are the fractional part. Let us assume that the output frequency of multiphase ADPLL is running at 156.25 MHz (6.4 ns).

The time delay between the two adjacent outputs is $6.4 \text{ ns} / 32 = 0.2 \text{ ns}$. If a 161.29 MHz (6.2 ns) is the desired output, then the $FREQ < 28 : 0 >$ can be calculated as follows: $FREQ < 28 : 0 > \cdot 0.2 \text{ ns} = 6.2 \text{ ns} \Rightarrow FREQ < 28 : 0 > = 15.5 = 01111.1000 0000 0000 0000 0000 0000_2$.

3.1. Multiphase All-Digital Phase Locked Loop

The function of the multiphase all-digital phase locked loop (ADPLL) is to generate 32 equally spaced phases for the proposed interpolated flying-adder-based frequency synthesizer. The block diagram of multiphase ADPLL is indicated in Figure 7.

The multiphase ADPLL consists of two major function units. The first function unit is the timing control unit and SAR, and the second part is the digital-to-voltage converter (DVC) and multiphase voltage-controlled oscillator (VCO). The timing control unit performs timing selection of reference frequency as well as output-generated frequency. Successive approximation register (SAR) control is the key unit for frequency searching. The major advantages of the SAR unit are a compact structure as well as a regular layout [21].

The digital-to-voltage converter (DVC) generates the Vtune signal to control VCO, and detailed DVC can be found in [22]. The VCO has 32 NAND gates that are illustrated in Figure 8. The VCO has 16 stages, and each stage has two NAND gates. The output of each NAND gate is connected to the next stage, and the feedback is connected to the input of the same stage’s NAND gate [11]. The structure of the VCO is highly regular. The output frequency of VCO ranges

![Figure 3: Two-path flying-adder frequency synthesizer [9].](image-url)
from 35 MHz to 235 MHz as shown in Figure 9. The output frequency of the multiphase ADPLL can be represented as

\[ f_{\text{ADPLL}} = f_{\text{Ref}} \cdot \frac{N}{2}, \]  

where \( f_{\text{ADPLL}} \) is the output frequency and \( f_{\text{Ref}} \) is the input reference frequency. The \( N \) is controlled by \( m_0 \sim m_5 \). To generate 50% duty cycle of the output frequency, the VCO output frequency passes a divide-by-2 circuit. Therefore, the output frequency of a multiphase ADPLL is \( N/2 \) times of the reference frequency.

3.2. Interpolated Flying Adder. The subsystem of an interpolated flying adder consists of path A, path B, and an interpolator as shown in Figure 4. Each path has one 32-to-1 MUX, accumulator, flip-flop, and an inverter. The bit width of accumulator in the bottom is 29 bits, and the bit width of upper accumulator is 5 bits. The core element of an accumulator is the adder design. For simplicity of the adder design and taking advantage of signal synchronization, we adopted a modified carry-select adder with linear increasing the length of each subadder. The first 2 bits are a simple ripple adder, and followed by a carry-save adder with the length of 2 bits, 3 bits, 4 bits, 5 bits, 6 bits, and 7 bits. Therefore, the total length of the adder is 29 bits as shown in Figure 10.

The MUX design is a key issue and the implementation of an interpolator. The 32-to-1 MUX can be constructed by the tree structure of 2-to-1 MUX [24]. However, this tree structure creates delay mismatch as indicated in Figure 11. \( T_S \) and \( T_D \) denote the delays for control inputs (CS0 \( \sim \) CS4) to the MUX and for the data, respectively. The data have different delay phases to the output depending on their control inputs. If the control input only CS0 changes, the delay is \( T_S + 4T_D \). In contrast, the delay is \( T_S \) when only CS4 changes. The delay mismatch creates deterministic jitter.

To simplify the MUX design, we use a parallel transmission gate to reduce the switching delay as well as signal delay. To reduce the loading of the parallel-connected transmission, we combine 16 parallel transmission gates in one group. Then, we used a 2-to-1 MUX to select the signal. Figure 12 shows the implemented structure of a 32-to-1 MUX. Furthermore, we simplified the encoder circuit design, as shown in Figure 13. We divide the encoder circuit into 16 groups. Each group has one P-MOS load and four NMOSs.
Figure 6: Numerical operation of proposed interpolated flying adder.

Figure 7: Block diagram of multiphase ADPLL.

Figure 8: Block diagram of multiphase VCO.

Figure 9: VCO output frequency.
A digital interpolator in [18] has been used to adjust the delay that is smaller than the propagation delay of inverter in the delay-locked loop (DLL) as indicated in Figure 14(a). The digital interpolator can provide the function of interpolating two input rising edges as shown in Figure 14(b). The two input signals path A_out and path B_out are interpolated by the interpolator to achieve the out signal. Therefore, the interpolator performs the function in Figure 5.

4. Jitter Analysis of Interpolated Flying Adder

The basic architecture of interpolated flying adder is discussed in Section 2. A simple numerical example involving $FREQ = 3.25$ is illustrated in Figure 6. The interpolated flying adder can reduce the cycle-to-cycle jitter from $\Delta$ to $\Delta/2$ as explained in Figures 2 and 6. However, more detailed analysis should be provided to compare the difference between the flying adder and interpolated flying adder. For the flying adder, jitter performance analysis has been intensively investigated in [8, 25, 26].

If a frequency $f = 1/T$ must be generated by the interpolated flying-adder-based frequency synthesizer and the multiphase signals are equally spaced with $\Delta$ resolution, then the frequency control word $FREQ$ can be calculated as

$$ T = FREQ \cdot \Delta, $$

$$ FREQ = \frac{T}{\Delta} = I + r, $$

where the $I$ is the integer part and $r$ is the fractional part. Two types of cycles, short cycle $T_s$, and long cycle $T_L$ are in the synthesized signal. The short cycle $T_s$ and long cycle $T_L$ are represented as

$$ T_s = I \cdot \Delta, $$

$$ T_L = \left( I + \frac{1}{2} \right) \cdot \Delta. $$

The peak-to-peak jitter can be shown as

$$ J = T_L - T_s = \frac{\Delta}{2}. $$

The possibility of a long cycle and a short cycle can be divided into two cases: $0 < r < 0.5$ and $0.5 \leq r < 1$. 

Figure 10: A modified 29-bit carry-select adder.
Table 1: Jitter performance comparison.

<table>
<thead>
<tr>
<th>Items</th>
<th>Interpolated flying adder</th>
<th>Reference [8]’s flying adder</th>
</tr>
</thead>
<tbody>
<tr>
<td>$J_{\text{mean}}$</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$J_{\text{rms}}$ (maximum)</td>
<td>$\Delta/4$</td>
<td>$\Delta/2$</td>
</tr>
<tr>
<td>$J_{P_k - P_l}$ (maximum)</td>
<td>$\Delta/2$</td>
<td>$\Delta$</td>
</tr>
</tbody>
</table>

Table 2: Measured results versus jitter analysis.

<table>
<thead>
<tr>
<th>Items</th>
<th>Measured results</th>
</tr>
</thead>
<tbody>
<tr>
<td>Synthesized output frequency</td>
<td>33 MHz</td>
</tr>
<tr>
<td>Power consumption (includes 28 I/O pads)</td>
<td>16.2 mW</td>
</tr>
<tr>
<td>Frequency, cycle time ($\Delta$), and peak-to-peak jitter of multiphase ADPLL</td>
<td>42.7 MHz, $\Delta = 732$ ps, 213 ps</td>
</tr>
<tr>
<td>Peak-to-peak jitter</td>
<td>435.6 ps</td>
</tr>
<tr>
<td>Peak-to-peak jitter, jitter of multiphase ADPLL</td>
<td>222.6 ps $&lt; \Delta/2$</td>
</tr>
<tr>
<td>RMS jitter</td>
<td>62.6 ps $&lt; \Delta/4$</td>
</tr>
</tbody>
</table>

Finally, the root-mean-square (RMS) jitter can be shown as

$$J_{\text{rms}} = \sqrt{P_L(T_L - T)^2 + P_S(T_S - T)^2}$$

$$= \sqrt{2r \cdot \Delta + (1 - 2r) \cdot [I \cdot \Delta - (I + r) \cdot \Delta]^2}$$

$$= \Delta \sqrt{\frac{r}{2} - r^2}.$$  \hspace{1cm} (10)

We donate that $[(I + (1/2)) \cdot \Delta - (I + r) \cdot \Delta]^2 = \mathcal{A}$.

When $r = 1/4$, the $J_{\text{rms}}$ has maximum jitter value $\Delta/4$ and is one-half of the conventional flying adder of [8].

Case 2 ($0.5 \leq r < 1$). The possibility of a long cycle and a short cycle is

$$P_L = 2r - 1,$$

$$P_S = 1 - P_L = 2 - 2r$$  \hspace{1cm} (11)

and is different from $0 < r < 0.5$. However, the $T_{\text{avg}} = (I + r) \Delta$ and $J_{\text{mean}} = 0$ are the same as in Case 1.

The rms jitter can also be derived as

$$J_{\text{rms}} = \sqrt{P_L(T_L - T)^2 + P_S(T_S - T)^2}$$

$$= \sqrt{(2r - 1) \cdot [(I + 1) \cdot \Delta - (I + r) \cdot \Delta]^2 + (2 - 2r) \cdot \mathcal{A}}$$

$$= \Delta \sqrt{-r^2 + \frac{3}{2} - \frac{1}{2}}.$$  \hspace{1cm} (12)

When $r = 3/4$, the $J_{\text{rms}}$ has maximum jitter value $\Delta/4$ and is also one-half of the flying adder of [8].

Table 1 is the summary of the jitter performance comparison between the proposed interpolated flying adder and conventional flying adder [8]. Both of the proposed interpolated flying adder and the flying adder of [8] have
the same average cycle time ($T_{avg}$) and mean jitter ($J_{mean}$). However, the RMS jitter and peak-to-peak jitter of the interpolated flying adder were improved to one-half of [8]'s flying adder.

5. Experimental Results

The test chip was fabricated in a standard 0.18 µm CMOS process. Figure 15 displays the microphotograph of the proposed interpolated flying adder. It includes two subsystems. The first subsystem is the multiphase ADPLL. The area of multiphase ADPLL is 283 µm × 132 µm. The reference clock of multiphase ADPLL input is 10 MHz. The output frequency of multiphase ADPLL is 171 MHz when the multiplication factor is 34 ($m_5, m_4, \ldots, m_0$). Figure 16 shows the measured frequency of multiphase ADPLL at 171 MHz with 150.3 ps peak-to-peak jitter.

The other subsystem is the interpolated flying adder whose area is 295 µm × 353 µm as shown in Figure 15. When the frequency control word FREQ $< 28 : 0 >$ is 22.75 and the frequency of multiphase ADPLL is 171 MHz, the measured interpolated flying-adder output frequency is 120 MHz as indicated in Figure 17(a). The power consumption is 21.3 mW including 28 I/O pads. The peak-to-peak jitter is
Table 3: Performance comparison.

<table>
<thead>
<tr>
<th></th>
<th>Reference [8]'s FA frequency synthesizer</th>
<th>Reference [19]'s two-path FA synthesizer</th>
<th>Reference [20]'s two-path FA synthesizer</th>
<th>Reference [23]'s two-path ADPLL</th>
<th>This work</th>
</tr>
</thead>
<tbody>
<tr>
<td>Process</td>
<td>0.6 µm, 3.3 V</td>
<td>0.18 µm, 1.8 V</td>
<td>0.18 µm, 3.3 V</td>
<td>0.13 µm, 1.3 V</td>
<td>0.18 µm, 1.8 V</td>
</tr>
<tr>
<td>Area (flying-adder)</td>
<td>1350 µm × 1260 µm</td>
<td>400 µm × 400 µm</td>
<td>690 µm × 630 µm</td>
<td>300 µm × 300 µm</td>
<td>295 µm × 353 µm</td>
</tr>
<tr>
<td>Output frequency range</td>
<td>57.27 MHz ∼ 130 MHz</td>
<td>39.38 MHz ∼ 226 MHz</td>
<td>62 KHz ∼ 62.5 MHz</td>
<td>10 MHz ∼ 500 MHz</td>
<td>33 MHz ∼ 286 MHz</td>
</tr>
<tr>
<td>Accumulator width</td>
<td>32 bits</td>
<td>11 bits</td>
<td>11 bits</td>
<td></td>
<td>29 bits</td>
</tr>
<tr>
<td>Power consumption (multiphase PLL)</td>
<td>~40 mW</td>
<td>3.6 mW</td>
<td>32.4 µW</td>
<td></td>
<td>28.2 mW (I/O pads: ~14 mW, core:14.2 mW)</td>
</tr>
<tr>
<td>Power consumption (flying adder)</td>
<td>~150 mW</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Peak-to-peak jitter</td>
<td>1132 ps at 120.05 MHz</td>
<td>130 ps at 187.5 MHz</td>
<td>410 ps</td>
<td>288 ps at 191.4 MHz</td>
<td>215.2 ps at 286 MHz</td>
</tr>
<tr>
<td>RMS jitter</td>
<td>165 ps at 120.05 MHz</td>
<td>50 ps at 187.5 MHz</td>
<td>39 ps at 191.4 MHz</td>
<td>40.2 ps at 286 MHz</td>
<td></td>
</tr>
<tr>
<td>FoM(GHz/W)</td>
<td>0.63</td>
<td>17.8</td>
<td></td>
<td></td>
<td>18.2</td>
</tr>
</tbody>
</table>

Figure 14: (a) Digital interpolator [18], (b) Hspice simulation.

Figure 15: Microphotograph of the proposed all-digital frequency synthesizer using an interpolated flying adder.

249 ps, and the RMS jitter is 41.4 ps. Figure 17(b) is the measured result of interpolated flying adder at 286 MHz with 215.2 ps peak-to-peak jitter and 40.2 ps RMS jitter when the frequency control word FREQ < 28 : 0 > is 9.57. Only when the frequency of multiphase ADPLL is 42.7 MHz with 213 ps peak-to-peak jitter, the measured result of minimum output frequency is 33 MHz. Figure 18 shows that the output peak-to-peak jitter is 435 ps, and the RMS jitter is 60.5 ps.

The peak-to-peak jitter 150.3 ps of the multiphase signals will directly contribute jitter to output frequency as indicated in [17]. The output jitter caused by the interpolated flying adder is 98.4 ps and 64.9 ps at 120 MHz and 286 MHz, respectively. The RMS jitter is roughly equal to Δ/4 = 41 ps in (12). When the output frequency is 33 MHz with multiphase ADPLL’s cycle time (Δ) 732 ps, the jitter caused by the interpolated flying adder is 222.6 ps. Table 2 is the jitter measurements as compared with jitter analysis. Therefore, the measurement of peak-to-peak jitter and RMS jitter verifies the jitter analysis in Section 4.

To evaluate the performance of flying-adder-based frequency synthesizer, an easy measured and calculated figure...
Figure 16: Measured results of multiphase ADPLL’s output at 171 MHz with $P_k - P_\text{ref} = 150.3$ ps.

Figure 17: Measured results of interpolated flying adder (multiphase ADPLL at 171 MHz), (a) Output at 120 MHz with $P_k - P_\text{ref} = 248.7$ ps, (b) Output at 286 MHz with $P_k - P_\text{ref} = 215.2$ ps.

Figure 18: Measured results of interpolated flying-adder output at 33 MHz with $P_k - P_\text{ref} = 435.6$ ps (multiphase ADPLL at 42.7 MHz).

of merit (FoM) must be defined from a combination of performance parameters. The power efficiency FoM including the effective number of bit (ENOB) is defined in [7]. The bit width of accumulator is important to frequency tuning resolution as indicated in [8]. Similarly, we define the power efficiency FoM related with normalized bit width of accumulator as follows:

$$\text{FoM} = \frac{[\text{Output frequency (GHz)} \cdot \text{normalized bit width}]}{\text{power(W)}}.$$  

(13)

The normalized bit width is the bit width of accumulator divided by bit width of [8]. According to Table 2’s measurement results, the power consumption of the 28 I/O pads is approximately 14 mW, and the core power is 14.2 mW at 286 MHz. The FoM of proposed frequency synthesizer is 18.2 (GHz/W).

Table 3 is the performance comparison among flying-adder-based frequency synthesizers. The proposed frequency synthesizer achieved the smallest area and wide output frequency range as compared with [19, 20] in 0.18 $\mu$m process technology. By setting the worst case in the fractional part of frequency control word, we accomplish in peak-to-peak jitter and RMS jitter performance improvement as compared with [8]’s flying-adder structure. This works also has better jitter performance than [23]’s two-path ADPLL in 0.13 $\mu$m process.

6. Conclusion

This paper presents an all-digital frequency synthesizer using an interpolated flying adder with improved jitter performance. The 32 equally spaced phases are generated by a multiphase ADPLL which consists of a 32-phase NAND gate-based VCO, a DVC circuit, and an SAR controller. The interpolated flying adder is implemented with two low-cost pseudo-N MUXs, a modified 29-bit carry-select adder as well as a digital interpolator. The jitter performance
of the proposed interpolated flying-adder-based frequency synthesizer is also obtained. The output frequency of the prototype chips has the range of 33 MHz ~ 286 MHz at 1.8 V. Moreover, the peak-to-peak ($P_{pk}-P_{pk}$) jitter of the output clock at 286 MHz is 215.2 ps, and the RMS jitter is 40.2 ps.

Acknowledgments

The authors would like to thank L. Xiu, NovaTek, for useful discussions. They also would like to thank the Chip Implementation Center (CIC) of the National Science Council in Taiwan for chip fabrication. This work was supported by National Science Council of Taiwan, Taiwan, under Grant no. Nsc99-2221-E-327-047.

References